## **CECS 341 – LAB 1**

### **ALU Structural Model**

# **03 February 2020**

Rifa Safeer Shah 017138353

I certify that this submission is my original work

Del

Lab Report: Lab Assignment 1 – ALU Structural Model

1. Goal: The goal of the ALU Structural Model Lab Assignment is to use Structural Verilog to model an Arithmetic Logic Unit.

## 2. Steps:

- a. Go to edaplayground.com and log in to your account.
- b. Rewrite the outline provided with this lab.
- c. Identify what is to be done to produce specified output.
- d. Use table 1.1 to fill in the appropriate missing code.
- e. Check for errors
- f. Run the code for test cases.
- 3. Results: In this lab assignment we tested for different ALU operations using Structural Verilog. The output displayed 72 test cases which was the same amount that was expected. Since the index starts from 0 the output includes test cases 0-71. The code iterates through the three loops in the testbench.sv The output shows the flags C, N, Z, P for each operation test case.
- 4. Conclusion: In conclusion of this lab, I learned the use of the two windows (testbench.sv and design.sv) on the eda playground. Some challenges I faced

during this lab included rewriting the skeleton code without any errors and learning to write the correct syntax. When I was trying to use the XOR function I was entering it in the wrong syntax on the eda playground which was giving me an error. Figuring out the logic behind the code and what the lab is doing was challenging but with the use of the notes it was clear to understand.

5. Notes: The C is the Carry Flag. If C equals to 1 then there is an unsigned overflow, else there is no unsigned overflow. N is the Sign Flag. It is the most significant bit (MSB) of ALU output. If N is equal to 1 then the Y value is negative, else the Y value is positive. Z is the Zero Flag. If the output Y is equal to 0 then Z will be 1, else Z will equal to 0. The P Flag is the Parity Flag. If the output Y has odd number of 1's then P is equal to 1, else P is equal to 0. The ALU operation code 000 refers to Add operation. 001 refers to Inc operation. 010 refers to And operation. 011 refers to Or operation. The 100 refers to Xor operation. 101 refers to Not operation. The 110 ALU operation code refers to Shl operation. 111 refers to Nop operation.

#### 7. Lab Screenshots:

```
testbench.sv
                                                                                                                                                                       SV/Verilog Testbench
          timescale 1ns/100ps
   2 'define datasize 4
3 module alu_tester();
          reg [`datasize-1:0] a,b;
reg [2:0] aluop;
          wire ['datasize-1:0] y; wire c,n,z,p;
           alu #(`datasize) dut(a,b,aluop,y,c,n,z,p);
  10
           integer i,j,k,l, seed1, seed2;
 11
12
  13
            initial begin
              seed1 = 10*$random;
seed2 = 10*$random;
{a,b,aluop,i,j,k,1} = 0;
for(i = 0; i < 8; i = i + 1)
  15
  16
17
18
                  or(1 = v, )
begin
for(j = 0; j < 3; j = j + 1)
begin
for(k = 0; k < 3; k = k + 1)</pre>
  19
 20
21
22
23
24
25
26
27
28
29
30
31
32
                                      aluop = i;
                                      aluop = 1;
a = $random(seed1);
b = $random(seed2);
#1 $display("Test Case %d",1);
#1 $display("aluop = %b\ta = %b\t b = %b\ty = %b",aluop,a,b,y);
#1 $display("c = %b, n = %b, z = %b, p = %b",c,n,z,p);
#1 $display("");
#1 $display("");
                                      l = l + 1;
#1 $display("");
                                  end
                          end
  33
                   end
  34
          end
 36 endmodule
```